
Rev.2.10 Apr 14, 2006 page 314 of 378
REJ09B0124-0210
M16C/6N Group (M16C/6NK, M16C/6NM) 22. Electric Characteristics (Normal-ver.)
15
15
ns
ns
ns
ns
ns
External clock input cycle time
External clock input HIGH pulse width
External clock input LOW pulse width
External clock rise time
External clock fall time
Symbol Parameter
Min.
Standard
Unit
Max.
62.5
25
25
t
C
tw(H)
tw(L)
tr
tf
Timing Requirements
(Referenced to VCC = 3.3 V, VSS = 0 V, at Topr = –40 to 85°C unless otherwise specified)
Table 22.29 External Clock Input (XIN Input)
Table 22.30 Memory Expansion Mode and Microprocessor Mode
(NOTE 1)
(NOTE 2)
(NOTE 3)
ns
ns
ns
ns
ns
ns
ns
ns
ns
Data input access time (for setting with no wait)
Data input access time (for setting with wait)
Data input access time (when accessing multiplexed bus area)
Data input setup time
________
RDY input setup time
__________
HOLD input setup time
Data input hold time
________
RDY input hold time
__________
HOLD input hold time
Symbol
Parameter
Min.
Standard
Unit
Max.
50
40
50
0
0
0
tac1(RD-DB)
tac2(RD-DB)
tac3(RD-DB)
tsu(DB-RD)
tsu(RDY-BCLK)
tsu(HOLD-BCLK)
th(RD-DB)
th(BCLK-RDY)
th(BCLK-HOLD)
NOTES:
1. Calculated according to the BCLK frequency as follows:
0.5 ✕ 10
9
f(BCLK)
– 60 [ns]
2. Calculated according to the BCLK frequency as follows:
(n –0.5) ✕ 10
9
f(BCLK)
– 60 [ns]
n is “2” for 1-wait setting, “3” for 2-wait setting and “4” for 3-wait setting.
3. Calculated according to the BCLK frequency as follows:
(n –0.5) ✕ 10
9
f(BCLK)
– 60 [ns] n is “2” for 2-wait setting, “3” for 3-wait setting.
VCC = 3.3 V
Comentários a estes Manuais