Renesas M16C/6NK Informações Técnicas Página 408

  • Descarregar
  • Adicionar aos meus manuais
  • Imprimir
  • Página
    / 412
  • Índice
  • MARCADORES
  • Avaliado. / 5. Com base em avaliações de clientes
Vista de página 407
REVISION HISTORY
M16C/6N Group (M16C/6NK, M16C/6NM) Hardware Manual
Rev. Date
Description
Page Summary
C-6
291 Figure 21.19 Circuit Application in CAN I/O Mode: “VCC1” and “VCC2” are added.
293 Table 22.2 Recommended Operating Conditions (1) is partly revised.
297
__________ ________
Table 22.4 Electrical Characteristics (1): HOLD and RDY are added to VT+ - VT-.
299 Table 22.12 Memory Expansion Mode and Microprocessor Mode is added.
302 to 304 Switching Characteristics are added.
306 to 312 Figures 22.5 to 22.11 Timing Diagram (2) to (8) are added.
313 to 327 Characteristics of 3.3 V in Normal-ver. are added.
328 to 337 22.2 Electrical Characteristics (T/V-ver.) is added.
339 23.2 External Bus (Normal-ver. only) is added.
342 23.5 Power Control: 4th and 5th items (When entering wait mode ... / When entering
stop mode ...) are revised.
360 Figure 23.4 Use of Capacitors to Reduce Noise is partly revised.
361 23.13 A/D Converter: Last item (The applied intermediate ...) is added.
367 23.15 Programmable I/O Ports: 5th and 6th items (Indeterminate values ... / When the
PM01 ...) are added.
371 23.19.2 Stop Mode is revised.
23.19.4 Low Power Dissipation Mode and On-Chip Oscillator Low Power Dissipation
Mode is partly revised.
23.19.8 Operation Speed is revised.
Revised edition issued
* Revised parts and revised contents are as follows (except for expressional change).
5 Table 1.3 Product Information: NOTE 2 is added.
26 Table 4.8 SFR Information (8)
• The value of After Reset in IDB0 register is revised.
• The value of After Reset in IDB1 register is revised.
50 Table 7.5 MCU Status in Hold State
• Item: “P10” is revised to “P14
(3)
”.
• NOTE 3 is added.
75 Figure 8.12 State Transition to Stop Mode and Wait Mode is revised.
108 12.1.3 Effect of Software Wait: 3rd to 9th lines (Figure 12.5 shows ... required.) is moved
to next section of 12.1.4.
119 Figure 13.7 Registers TA0MR to TA4MR in Timer Mode: NOTE 2 is added.
126 Figure 13.11 Registers TA0MR to TA4MR in One-shot Timer Mode: NOTE 3 is added.
128 Figure 13.12 Registers TA0MR to TA4MR in Pulse Width Modulation Mode:
NOTE 4 is added.
133 Figure 13.18 Registers TB0MR to TB5MR in Timer Mode: NOTE 1 is added.
136 Figure 13.20 Registers TA0MR to TA4MR in Pulse Period and Pulse Width Measurement
Mode: NOTE 2 is added.
141 Figure 14.3 INVC1 Register: NOTE 6 is added.
142 Figure 14.4 Registers IDB0 and IDB1 (upper): The value of After Reset is revised.
146 Figure 14.8 Registers TA1MR, TA2MR, TA4MR (upper): NOTE 1 is added.
Figure 14.8 TB2MR Register (lower): NOTE 1 is added.
2.00
Nov. 28, 2005
2.10
Apr.14, 2006
Vista de página 407
1 2 ... 403 404 405 406 407 408 409 410 411 412

Comentários a estes Manuais

Sem comentários