Renesas M16C/6NK Informações Técnicas Página 409

  • Descarregar
  • Adicionar aos meus manuais
  • Imprimir
  • Página
    / 412
  • Índice
  • MARCADORES
  • Avaliado. / 5. Com base em avaliações de clientes
Vista de página 408
REVISION HISTORY
M16C/6N Group (M16C/6NK, M16C/6NM) Hardware Manual
Rev. Date
Description
Page Summary
C-7
150, 151 Figures 15.1 to 15.3 are revised.
153 Figure 15.5 Registers U0RB to U2RB (middle): NOTE 3 is added.
154 Figure 15.6 Registers U0C0 to U2C0 (lower): NOTE 6 is added.
159 Table 15.1 Clock Synchronous Serial I/O Mode Specifications
• Transfer clock: “fj/2(n+1)” is revised to “fj/(2(n+1))”.
• Note 3 is revised.
162 Figure 15.11 Transmit and Receive Operation is revised.
167 Table 15.5 UART Mode Specifications: NOTE 2 is revised.
• Transfer clock: “fj/16(n+1)” is revised to “fj/(16(n+1))” and “fEXT/16(n+1)” is revised
to “fEXT/(16(n+1))” .
• Note 2 is revised.
170 Figure 15.17 Transmit Operation is revised.
171 Table 15.9 Example of Bit Rates and Settings: “Actual Time” is revised to “Bit Rate”.
175 Table 15.10 I
2
C Mode Specifications
• Transfer clock: “fj/2(n+1)” is revised to “fj/(2(n+1))”.
177 Table 15.11 Registers to Be Used and Settings in I
2
C Mode: NOTE 3 is added.
184 Table 15.14 Special Mode 2 Specifications
• Transfer clock: “fj/2(n+1)” is revised to “fj/(2(n+1))”.
191 Table 15.17 SIM Mode Specifications
• Transfer clock: “fj/16(n+1)” is revised to “fj/(16(n+1))” and “fEXT/16(n+1)” is revised
to “fEXT/(16(n+1))”.
193 Figure 15.32 Transmit and Receive Timing in SIM Mode is revised.
195 15.1.6.2 Format is revised.
197 Figure 15.37 SiC Register (upper): NOTE 8 is added.
199 Table 15.19 SI/Oi Specifications
• Transfer clock: “fj/2(n+1)” is revised to “fj/(2(n+1))”.
200 Figure 15.39 SI/Oi Operation Timing: Cycle and Note 1 is revised. (1.5 -> 0.5 to 1.0)
201 15.2.3 Functions for Setting SOUTi Initial Value: 2nd item (However...) is added.
220 Figure 17.3 D/A Converter Equivalent Circuit is revised.
229 Figure 19.7 Registers C0CTLR and C1CTLR (upper): NOTE 4 is added.
233 Figure 19.11 Registers C0TSR and C1TSR (3rd register): NOTE 1 is added.
234 Figure 19.12 Transition between Operational Modes is revised.
235 19.5.3 CAN Sleep Mode
• 1st item: “and Reset bit to 0” is deleted.
238 Table 19.2 Examples of Bit-rate is revised.
258 Table 20.3 Unassigned Pin Handling in Memory expansion Mode and Microprocessor Mode
• Pin Name: “P0 to P7” is revised to “P6, P7”.
295 Table 22.4 Electrical Characteristics (1): Hysteresis XIN is deleted.
313 Table 22.28 Electrical Characteristics: Hysteresis XIN is deleted.
331 Table 22.49 Electrical Characteristics (1): Hysteresis XIN is deleted.
342 23.5 Power Control
• 5th item: Notes when entering stop mode is revised.
343 • 6th item: Notes is added.
2.10
Apr.14, 2006
Vista de página 408
1 2 ... 404 405 406 407 408 409 410 411 412

Comentários a estes Manuais

Sem comentários